## Pre-Lab 5

COUT = (A & B) & CIN COUT = AB + ACIN + BCIN





From inputs' Al, AO, BI, BO and CO to output (2, there are 8 gates.

```
module myfulladd (A,B,CIN, SOUT, COUT);

Input A,B,CIN;

Output Sout, Cout;

assign Sout = (AAB)^CIN;

assign (Out = (AB) | (ARCIN) | (BACIN);

endmodule;
```

5) module myadder 2 (AI, AO, BI, BO, CO, SI, SO, CZ);

Input AI, AO, BI, BO, CO;

output SI, SO, CZ;

wire CI;

my fulladd (FI (AO, BO, CO, SO, CI);

my fulladd fZ (AI, BI, CI, SI, CZ);

end module;

- 6) In order to test the 2-bit adder, I would first test all of the inputs' connections to make sure that they are properly connected to right single full adder component.
  - Test each input connection by having that input be 2 and the rest is 0. We know what the outcome should be.
  - .. \* First test Ao and Bo.
    - It Then LO
    - \* Next C1
    - \* Then Al and Bl
    - \* Then test c2 by have Al and BI be 1.
  - · If all inputs are set to 0, the outputs should also all be 0.
  - . If for each input is set to 1 and all other inputs are o ...

$$A0=1 \implies 50=1, 51=0, C2=0$$

· To test individual internal carry connection ...